Current perspectives for satellite communications are massively envisaging the introduction of a new generation of satellites based on semi-transparent transponder architectures. In this frame, technological constraints related to the development and implementation of novel payloads, that include significant on-board digital processing, call for careful system modeling and accurate digital hardware design in order to enable feasible trade-offs between hardware efficiency and overall link-budget performance. In this perspective, the present paper proposes a system model and a theoretical framework that include the following steps: i) fine characterization of the causes of non ideal behavior in all stages of a digital on-board processor, with definition of equivalent noise sources for the various blocks and derivation of their parameters, namely the noise figure and the noise temperature; ii) extension of the typical link-budget approach to incorporate contributions of the on-board digital segments. Numerical results are provided to validate the accuracy of approximations introduced in analytical modeling of the various blocks; a comparison with results obtained through C based Monte Carlo simulation is provided. Then a set of results are reported to illustrate - in a real satellite link design example - how the model can support advanced trade-offs that are of primary interest in the design of next generation satellite transponders, e,g. those based on translucent processors (digital transparent).

An analytical method for performance evaluation of digital transparent satellite processors

SULLI, VINCENZO;SANTUCCI, FORTUNATO;FACCIO, Marco
2016-01-01

Abstract

Current perspectives for satellite communications are massively envisaging the introduction of a new generation of satellites based on semi-transparent transponder architectures. In this frame, technological constraints related to the development and implementation of novel payloads, that include significant on-board digital processing, call for careful system modeling and accurate digital hardware design in order to enable feasible trade-offs between hardware efficiency and overall link-budget performance. In this perspective, the present paper proposes a system model and a theoretical framework that include the following steps: i) fine characterization of the causes of non ideal behavior in all stages of a digital on-board processor, with definition of equivalent noise sources for the various blocks and derivation of their parameters, namely the noise figure and the noise temperature; ii) extension of the typical link-budget approach to incorporate contributions of the on-board digital segments. Numerical results are provided to validate the accuracy of approximations introduced in analytical modeling of the various blocks; a comparison with results obtained through C based Monte Carlo simulation is provided. Then a set of results are reported to illustrate - in a real satellite link design example - how the model can support advanced trade-offs that are of primary interest in the design of next generation satellite transponders, e,g. those based on translucent processors (digital transparent).
2016
9781509013289
File in questo prodotto:
Non ci sono file associati a questo prodotto.
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11697/111904
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 9
  • ???jsp.display-item.citation.isi??? 1
social impact